# UCM-iMX91L Reference Guide #### © 2025 Compulab Ltd. All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Compulab Ltd. No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law, no liability (including liability to any person by reason of negligence) will be accepted by Compulab Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document. Compulab Ltd. reserves the right to change details in this publication without notice. Product and company names herein may be the trademarks of their respective owners. Compulab Ltd. P.O. Box 687 Yokneam Illit 20692 ISRAEL Tel: +972 (4) 8290100 https://www.compulab.com Fax: +972 (4) 8325251 2 # **Table of Contents** | 1 | IN | ITRODUCTION | 6 | |---|------|-------------------------------|----| | | 1.1 | About This Document | 6 | | | 1.2 | UCM-iMX91L Part Number Legend | 6 | | | 1.3 | Related Documents | 6 | | 2 | 0' | VERVIEW | 7 | | | 2.1 | Highlights | 7 | | | 2.2 | Block Diagram | | | | 2.3 | Specifications | | | 3 | CO | ORE SYSTEM COMPONENTS | 10 | | • | 3.1 | i.MX91 System-on-Chip | | | | 3.2 | Memory | | | | _ | 2.1 DRAM | | | | 3. | 2.2 Storage | | | 4 | PF | ERIPHERAL INTERFACES | 11 | | | | Audio Interfaces | | | | | 1.1 S/PDIF | | | | | 1.2 SAI | | | | 4. | 1.3 MQS | | | | 4.2 | Ethernet | | | | 4. | 2.1 Gigabit Ethernet | 14 | | | 4. | 2.2 RGMII | | | | 4.3 | USB | 16 | | | 4.4 | MMC / SD /SDIO | 16 | | | 4.5 | FlexSPI | 17 | | | 4.6 | UART | 18 | | | 4.7 | CAN-FD | 20 | | | 4.8 | SPI | 21 | | | 4.9 | I2C | 23 | | | 4.10 | I3C | 24 | | | 4.11 | Timer/Pulse Width Modulation | 25 | | | 4.12 | | | | | 4.13 | • | | | | 4.14 | | | | | 4.15 | GPIO | 27 | | 5 | SY | YSTEM LOGIC | 29 | | | 5.1 | Power Supply | 29 | | | 5.2 | I/O Voltage Domains | 29 | | | 5.3 | System and Miscellaneous Signals | 29 | |---|-----|-------------------------------------|----| | | 5. | .3.1 Power management | 29 | | | 5.4 | Reset | 30 | | | 5.5 | Boot Sequence | 30 | | | 5.6 | Signal Multiplexing Characteristics | 31 | | | 5.7 | RTC | 35 | | | 5.8 | Reserved Pins | 35 | | | 5.9 | Not Connected Pins | 35 | | 6 | C | ARRIER BOARD INTERFACE | 36 | | | 6.1 | Connectors Pinout | 36 | | | 6.2 | Mating Connectors | 40 | | | 6.3 | Mechanical Drawings | 40 | | 7 | 0 | PERATIONAL CHARACTERISTICS | 41 | | | 7.1 | Absolute Maximum Ratings | 41 | | | 7.2 | Recommended Operating Conditions | 41 | | | 7.3 | Typical Power Consumption | 41 | | | 7.4 | ESD Performance | 41 | | 8 | Α | PPLICATION NOTES | 42 | | | 8.1 | Carrier Board Design Guidelines | 42 | | | 8.2 | Carrier Board Troubleshooting | 42 | #### Table 1 Revision Notes | Date | Description | | | | |------------|-----------------|--|--|--| | April 2025 | Initial release | | | | Please check for a newer revision of this manual at the Compulab website https://www.compulab.com. Compare the revision notes of the updated manual from the website with those of the printed or electronic version that you have. ### 1 INTRODUCTION #### 1.1 About This Document This document is part of a set of reference documents providing information necessary to operate and program Compulab UCM-iMX91L System-on-Module. ### 1.2 UCM-iMX91L Part Number Legend Please refer to the Compulab website 'Ordering information' section to decode the UCM-iMX91L part number: https://www.compulab.com/products/computer-on-modules/ucm-imx91l-nxp-i-mx-91-som-system-on-module/#ordering. ### 1.3 Related Documents For additional information, refer to the documents listed in Table 2. **Table 2** Related Documents | Document | Location | | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--| | UCM-iMX91L Developer Resources | https://www.compulab.com/products/computer-on-<br>modules/ucm-imx91l-nxp-i-mx-91-som-system-on-<br>module/#devres | | | | i.MX91 Reference Manual | https://www.nxp.com/products/i.MX91 | | | | i.MX91 Datasheet | | | | ### 2 OVERVIEW ## 2.1 Highlights - NXP i.MX91 processor, up-to 1.4GHz - Up to 2GB LPDDR4 and 64GB eMMC - Gbit Ethernet, RGMII, 2x USB2.0 - 2x CAN-FD, 7x UART, 2x SDIO - 7x SPI, 6x I2C, 4x ADC, 65x GPIO - Tiny size and weight 28 x 30 x 4 mm, 5 gram ## 2.2 Block Diagram Figure 1 UCM-iMX91L Block Diagram ## 2.3 Specifications The "Option" column specifies the CoM/SoM configuration option required to have the particular feature. When a CoM/SoM configuration option is prefixed by "NOT", the particular feature is only available when the option is not used. "+" means that the feature is always available. **Table 3** Features and Configuration options | Feature | Feature Description | | | | | | | |-------------------------|----------------------------------------------------------------------|---|--|--|--|--|--| | CPU, Memory and Storage | | | | | | | | | CPU | C1400 | | | | | | | | RAM | 512MB – 2GB, LPDDR4 | D | | | | | | | Storage | eMMC flash, 8GB - 64GB | N | | | | | | | | Network | | | | | | | | Ethernet | Gigabit Ethernet port (MAC+PHY) | E | | | | | | | RGMII | Secondary RGMII | + | | | | | | | | I/O | | | | | | | | USB | 2x USB2.0 dual-role ports | + | | | | | | | UART | Up to 7x UART | + | | | | | | | CAN bus | Up-to 2x CAN-FD | + | | | | | | | SD/SDIO | SD/SDIO 2x SD/SDIO | | | | | | | | SPI | Up to 7x SPI | + | | | | | | | I2C | Up to 6x I2C | + | | | | | | | ADC | 4x general-purpose ADC channels | | | | | | | | PWM | Up to 6x PWM signals | + | | | | | | | GPIO | Up to 65x GPIO (multifunctional signals shared with other functions) | + | | | | | | | System Logic | | | | | | | | | RTC | Real-time clock, powered by external battery | + | | | | | | | JTAG | JTAG debug interface | + | | | | | | Table 4 Electrical, Mechanical and Environmental Specifications | Electrical Specifications | | | | | | | | |-------------------------------------|-------------------------------------------------------------|--|--|--|--|--|--| | Supply Voltage 3.45V to 5.5V | | | | | | | | | Digital I/O voltage | 3.3V / 1.8V | | | | | | | | Power consumption | 0.5 - 3 W, depending on system load and board configuration | | | | | | | | | Mechanical Specifications | | | | | | | | Dimensions 28 x 30 x 4 mm | | | | | | | | | Weight | 5 gram | | | | | | | | Connectors 2 x 100 pin, 0.4mm pitch | | | | | | | | | | Environmental and Reliability | | | | | | | | MTTF | > 200,000 hours | | | | | | | | | Commercial: 0° to 70° C | | | | | | | | Operation temperature (case) | Extended: -20° to 70° C | | | | | | | | temperature (cuse) | Industrial: -40° to 85° C | | | | | | | | Storage -40° to 85° C | | | | | | | | | Relative humidity | 10% to 90% (operation) | |-------------------|------------------------| | Relative numbers | 05% to 95% (storage) | | Shock | 50G / 20 ms | | Vibration | 20G / 0 - 600 Hz | ### 3 CORE SYSTEM COMPONENTS ### 3.1 i.MX91 System-on-Chip The i.MX 91 family features an Arm® Cortex®-A55 running at up to 1.4GHz, support for modern LPDDR4 memory to enable platform longevity, dual Gigabit Ethernet and dual USB ports, along with a rich set of peripherals targeting medical, industrial and consumer IoT market segments. Figure 2 i.MX 91 Block Diagram ## 3.2 Memory ### 3.2.1 DRAM UCM-iMX91L is equipped with up to 2GB of onboard LPDDR4 memory. The LPDDR4 channel is 16-bits wide. #### 3.2.2 Storage UCM-iMX91L uses on-board non-volatile memory (eMMC) storage for storing the bootloader. The remaining eMMC space is intended to store the operating system (kernel & root filesystem) and general purpose (user) data. ### 4 PERIPHERAL INTERFACES UCM-iMX91L implements a variety of peripheral interfaces through two 100-pin (0.4mm pitch) carrier board connectors. The following notes apply to interfaces available through the carrier-board connectors: - Some interfaces/signals are available only with/without certain configuration options of the UCM-iMX91L SoM. The availability restrictions of each signal are described in the "Signals description" table for each interface. - Some of the UCM-iMX91L carrier board interface pins are multifunctional. Up to 8 functions (ALT modes) are accessible through each multifunctional pin. For additional details, please refer to chapter 5.6. - UCM-iMX91L uses different I/O voltage domains to power different groups of digital signals. Some pin operate at 3.3V, some at 1.8V. Voltage domain of each signal is specified in the "Signals description" table for each interface. The signals for each interface are described in the "Signal description" table for the interface in question. The following notes provide information on the "Signal description" tables: - "Signal name" The name of each signal with regards to the discussed interface. The signal name corresponds to the relevant function in cases where the carrier board pin in question is multifunctional. - "Pin#" Pin number on the carrier board interface connector - "Type" Signal type, see the definition of different signal types below - "Description" Signal description with regards to the interface in question - "Voltage Domain" Voltage level of the particular signal - "Availability" Depending on UCM-iMX91L configuration options, certain carrier board interface pins are physically disconnected (floating). The "Availability" column summarizes configuration requirements for each signal. All the listed requirements must be met (logical AND) for a signal to be "available" unless noted otherwise. Each described signal can be one of the following types. Signal type is noted in the "Signal description" tables. Multifunctional pin direction, pull resistor, and open drain functionality is software controlled. The "Type" column header for multifunctional pins refers to the recommended pin configuration with regards to the discussed signal. - "AI" Analog Input - "AO" Analog Output - "AIO" Analog Input/Output - "AP" Analog Power Output - "I" Digital Input - "O" Digital Output - "IO" Digital Input/Output - "P" Power - "PD" Always pulled down onboard UCM-iMX91L, followed by pull value. - "PU" Always pulled up onboard UCM-iMX91L, followed by pull value. - "LVDS" Low-voltage differential signaling. ### 4.1 Audio Interfaces #### 4.1.1 S/PDIF UCM-iMX91L provides one S/PDIF transmitter with one output and one S/PDIF receiver with one input. Please refer to the i.MX91 Reference manual for additional details. The following table summarizes the S/PDIF interface signals. Table 5 S/PDIF Interface Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|------------------|-------------------------------|-------------------------------|-------------------|--------------| | | P1-79 | | | 3.3V | | | SPDIF_IN | P2-43 | ı | SPDIF input data line signal | 1.8V | Always | | | P2-47 | | | 1.8V | | | SDDIE OUT | P1-81<br>P2-47 O | CDDIF output data line signal | 3.3V | A h | | | 3FDIF_001 | | | SPDIF output data line signal | 1.8V | Always | NOTE: S/PDIF signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.1.2 SAI UCM-iMX91L supports up-to two of the i.MX91 integrated synchronous audio interface (SAI) modules. The SAI module provides a synchronous audio interface (SAI) that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces. The following main features are supported: - One transmitter with independent bit clock and frame sync supporting 1 data line. One receiver with independent bit clock and frame sync supporting 1 data line. - Maximum Frame Size of 32 words. - Word size of between 8-bits and 32-bits. Separate word size configuration for the first word and remaining words in the frame. - Asynchronous 32 × 32-bit FIFO for each transmit and receive channel Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the SAI interface signals. Table 6 SAI1 Signals | Signal Name | Pin# | Туре | Description | Voltage<br>Domain | Availability | |-----------------|-------|------|-------------------------------------------------------------------------------------------------|-------------------|--------------| | SAI1 MCLK | P1-19 | 10 | Audio master clock. An input when generated externally and an output when generated internally. | 3.3V | Always | | SAII_WICLK | P1-45 | 10 | | 3.3V | Always | | SAI1_RX_DATA[0] | P1-45 | I | Receive data, sampled synchronously by the bit clock | 3.3V | Always | | SAI1_TX_DATA[0] | P1-53 | 0 | Transmit data signal synchronous to bit clock. | 3.3V | Always | | SAI1_TX_DATA[1] | P1-87 | 0 | Transmit data signal synchronous to bit clock. | 3.3V | Always | | SAI1_TX_BCLK | P1-51 | 0 | Transmit bit clock. An input when generated externally and an output when generated internally. | 3.3V | Always | | Signal Name | Pin# | Туре | Description | Voltage<br>Domain | Availability | |--------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | SAI1_TX_SYNC | P1-87 | 0 | Transmit frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | 3.3V | Always | NOTE: SAI1 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 7 SAI2 Signals | Signal Name | Pin# | Туре | Description | Voltage<br>Domain | Availability | |-----------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | SAI2_MCLK | P2-45 | Ю | Audio master clock. An input when generated externally and an output when generated internally. | 1.8V | Always | | SAI2_RX_DATA[0] | P2-63 | 1 | Receive data, sampled synchronously by the bit clock | 1.8V | Always | | SAI2_RX_DATA[1] | P2-65 | 1 | Receive data, sampled synchronously by the bit clock | 1.8V | Always | | SAI2_RX_DATA[2] | P2-61 | 1 | Receive data, sampled synchronously by the bit clock | 1.8V | Always | | SAI2_RX_DATA[3] | P2-59 | I | Receive data, sampled synchronously by the bit clock | 1.8V | Always | | SAI2_RX_BCLK | P2-70 | I | Receive bit clock. An input when generated externally and an output when generated internally. | 1.8V | Always | | SAI2_RX_SYNC | P2-68 | ı | Receive frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | 1.8V | Always | | SAI2_TX_DATA[0] | P2-53 | 0 | Transmit data signal synchronous to bit clock. | 1.8V | Always | | SAI2_TX_DATA[1] | P2-55 | 0 | Transmit data signal synchronous to bit clock. | 1.8V | Always | | SAI2_TX_DATA[2] | P2-41 | 0 | Transmit data signal synchronous to bit clock. | 1.8V | Always | | SAI2_TX_DATA[3] | P2-43 | 0 | Transmit data signal synchronous to bit clock. | 1.8V | Always | | SAI2_TX_BCLK | P2-69 | 0 | Transmit bit clock. An input when generated externally and an output when generated internally. | 1.8V | Always | | SAI2_TX_SYNC | P2-67 | 0 | Transmit frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | 1.8V | Always | NOTE: SAI2 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.1.3 MQS UCM-iMX91L supports up-to two MOQ interfaces that can be used to generate medium quality audio via standard GPIO. Please refer to the i.MX91 Reference manual for additional details. The following table summarizes the S/PDIF interface signals. Table 8 MQS Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |--------------|-------|------|-----------------------|-------------------|--------------| | MOS1 LEET | P1-21 | 0 | O Left signal output | 3.3V | Always | | MQS1_LEFT | P1-87 | | | 3.3V | Always | | MOS1 DIGHT | P1-23 | 0 | Right signal output | 3.3V | Always | | MQS1_RIGHT | P1-45 | | | 3.3V | Always | | MQS2 LEFT | P1-71 | 0 | Left signal output | 1.8 | Always | | IVIQ32_LEF1 | P2-47 | | | 1.8 | Always | | MQS2 RIGHT | P1-67 | 0 | Dielet einen lauteurt | 1.8 | Always | | IVIQ32_NIGHT | P2-45 | U | Right signal output | 1.8 | Always | NOTE: MQS signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.2 Ethernet ### 4.2.1 Gigabit Ethernet UCM-iMX91L incorporates an optional ("E" configuration option) full-featured 10/100/1000 Ethernet interface implemented with Realtek RTL8211E GbE PHY. The following main features are supported: - 10/100/1000 BASE-T IEEE 802.3 compliant - IEEE 802.3u compliant Auto-Negotiation - Supports all IEEE 1588 frames inside the MAC - Automatic channel swap (ACS) - Automatic MDI/MDIX crossover - Automatic polarity correction - Activity and speed indicator LED controls The table below summarizes the GbE interface signals. Table 9 GbE Interface Signals | Signal Name | Pin # | Туре | Description | Availability | |----------------------|-------|------|--------------------------------------------------------------------------|-----------------| | ETHO_LED_ACT | P2-83 | | Active High, activity LED driver. 3.3V signal, PHY strap | With 'E' option | | ETHO_LINK-LED_10_100 | P2-86 | | Active High, link, any speed<br>LED driver. 3.3V signal | With 'E' option | | ETHO_LINK-LED_1000 | P2-75 | | Active High, link, any speed , blinking on transmit or receive PHY strap | With 'E' option | | ETH0_MDI0N | P2-73 | AIO | Negative part of 100ohm diff-pair 0 | With 'E' option | | ETH0_MDI0P | P2-74 | AIO | Positive part of 100ohm diff-pair 0 | With 'E' option | | Signal Name | Pin # | Туре | Description | Availability | |-------------|-------|------|-------------------------------------|-----------------| | ETH0_MDI1N | P2-80 | AIO | Negative part of 100ohm diff-pair 1 | With 'E' option | | ETH0_MDI1P | P2-78 | AIO | Positive part of 100ohm diff-pair 1 | With 'E' option | | ETH0_MDI2N | P2-81 | AIO | Negative part of 100ohm diff-pair 2 | With 'E' option | | ETH0_MDI2P | P2-79 | AIO | Positive part of 100ohm diff-pair 2 | With 'E' option | | ETH0_MDI3N | P2-85 | AIO | Negative part of 100ohm diff-pair 3 | With 'E' option | | ETH0_MDI3P | P2-84 | AIO | Positive part of 100ohm diff-pair 3 | With 'E' option | ### 4.2.2 **RGMII** UCM-iMX91L features one RMGII interface. The tables below summarize the Ethernet RGMII interface signals. Table 10 Secondary RGMII ENET2 Interface Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |---------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | ENET2_MDC | P2-68 | 0 | Provides a timing reference to the PHY for data transfers on the MDIO signal | 1.8V | Always | | ENET2_MDIO | P2-70 | Ю | Transfers control information between the external PHY and the MAC. Data is synchronous to MDC. This signal is an input after reset | 1.8V | Always | | ENET2_RD0 | P2-41 | I | Ethernet input data from the PHY | 1.8V | Always | | ENET2_RD1 | P2-43 | I | Ethernet input data from the PHY | 1.8V | Always | | ENET2_RD2 | P2-45 | I | Ethernet input data from the PHY | 1.8V | Always | | ENET2_RD3 | P2-47 | I | Ethernet input data from the PHY | 1.8V | Always | | ENET2_RX_CTL | P2-53 | I | Contains RX_EN on the rising edge of RGMII_RXC, and RX_EN XOR RX_ER on the falling edge of RGMII_RXC (RGMII mode) | 1.8V | Always | | ENET2_RXC | P2-55 | I | Timing reference for RX_DATA[3:0] and RX_CTL in RGMII MODE | 1.8V | Always | | ENET2_TD0 | P2-59 | 0 | Ethernet output data to PHY | 1.8V | Always | | ENET2_TD1 | P2-61 | 0 | Ethernet output data to PHY | 1.8V | Always | | ENET2_TD2 | P2-65 | 0 | Ethernet output data to PHY | 1.8V | Always | | ENET2_TD3 | P2-63 | 0 | Ethernet output data to PHY | 1.8V | Always | | ENET2_TXC | P2-69 | 0 | Timing reference for TX_DATA[3:0] and TX_CTL in RGMII MODE | 1.8V | Always | | ENET2_TX_CTL | P2-67 | 0 | Contains TX_EN on the rising edge of RGMII_TXC, and TX_EN XOR TX_ER on the falling edge of RGMII_TXC (RGMII mode) | 1.8V | Always | | ENET2_1588_<br>EVENT0_IN | P2-99 | I | 1588 event input | 3.3V/1.8V | Always | | ENET2_1588_<br>EVENT0_OUT | P2-97 | 0 | 1588 event output | 3.3V/1.8V | Always | | ENET2_1588_<br>EVENT1_OUT | P2-94 | 0 | 1588 event output | 3.3V/1.8V | Always | NOTE: RGMII ENET2 signals operate at 1.8V voltage level. NOTE: ENET2 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.3 USB UCM-iMX91L provides two dual-role USB2.0 ports. USB port #1 can be configured as host or device, while the second port is configured permanently for host mode. Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the USB interface signals. Table 11 USB port #1 Signals | Signal Name | Pin# | Туре | Description | Availability | |---------------|-------|------|----------------------|--------------| | USB1_DN | P1-14 | 10 | USB2.0 negative data | Always | | USB1_DP | P1-12 | 10 | USB2.0 positive data | Always | | USB1_VBUS_DET | P1-24 | 1 | USB1 VBUS detect | Always | | USB1_ID | P1-22 | 1 | USB1 ID | Always | Table 12 USB port #2 Signals | Signal Name | Pin# | Туре | Description | Availability | |---------------|------|------|----------------------|--------------| | USB2_DN | P1-5 | 10 | USB2.0 negative data | Always | | USB2_DP | P1-3 | 10 | USB2.0 positive data | Always | | USB2_VBUS_DET | P1-1 | I | USB2 VBUS detect | Always | | USB2_ID | P1-7 | 1 | USB2 ID | Always | #### 4.4 MMC / SD /SDIO UCM-iMX91L features two SD/SDIO ports. These ports are derived from the i.MX91 uSDHC2 and uSDHC3 controllers. uSDHC IP supports the following main features: - Fully compliant with MMC 5.1 command/response sets and physical layer - Fully compliant with SD 3.0 command/response sets and physical layer Please refer to the i.MX91 Reference manual for additional details. The table below summarizes the MMC/SD/SDIO interface signals. Table 13 SD2 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|--------|------|------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | SD2_CLK | P2-96 | 0 | Clock for MMC/SD/SDIO card | 3.3V/1.8V | Always | | SD2_CMD | P2-100 | 10 | CMD line connect to card | 3.3V/1.8V | Always | | SD2_DATA0 | P2-97 | Ю | DATA0 line in all modes. Also used to detect busy state | 3.3V/1.8V | Always | | SD2_DATA1 | P2-99 | Ю | DATA1 line in 4/8-bit mode. Also used to detect interrupt in 1/4- bit mode | 3.3V/1.8V | Always | | SD2_DATA2 | P2-94 | Ю | DATA2 line or Read Wait in 4-bit mode.<br>Read Wait in 1-bit mode | 3.3V/1.8V | Always | | SD2_DATA3 | P2-98 | 10 | DATA3 line in 4/8-bit mode or configured as card detection pin. May be configured as card detection pin in 1-bit mode. | 3.3V/1.8V | Always | | SD2_RESET_B | P2-51 | 0 | Card hardware reset signal, active LOW | 3.3V/1.8V | Always | | SD2_CD_B | P2-92 | I | Card detection pin | 3.3V/1.8V | Always | NOTE: SD2 pins can be configured to operate at 3.3V or 1.8V voltage levels. Voltage level is controlled by SoC pin SD2\_VSELECT. NOTE: SD2 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 14 SD3 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | SD3_CLK | P2-36 | 0 | Clock for MMC/SD/SDIO card | 1.8V | Always | | SD3_CMD | P2-38 | Ю | CMD line connect to card | 1.8V | Always | | SD3_DATA0 | P2-42 | Ю | DATAO line in all modes. Also used to detect busy state | 1.8V | Always | | SD3_DATA1 | P2-44 | Ю | DATA1 line in 4/8-bit mode. Also used to detect interrupt in 1/4- bit mode | 1.8V | Always | | SD3_DATA2 | P2-48 | Ю | DATA2 line or Read Wait in 4-bit mode. Read Wait in 1-bit mode | 1.8V | Always | | SD3_DATA3 | P2-50 | 10 | DATA3 line in 4/8-bit mode or configured as card detection pin. May be configured as card detection pin in 1-bit mode. | 1.8V | Always | NOTE: SD3 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. ### 4.5 FlexSPI UCM-iMX91L provides one FlexSPI port that can support 4-bit serial flash memory or serial RAM devices. Please refer to the i.MX91 Reference manual for additional details. The table below summarizes the FlexSPI interface signals. Table 15 FlexSPI Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |------------------|-------|------|--------------------|-------------------|--------------| | FLEXSPI_SCLK | P2-36 | 0 | Flash serial clock | 1.8V | Always | | FLEXSPI_SS0 | P2-38 | 0 | Flash chip select | 1.8V | Always | | FLEXSPI _DATA[0] | P2-42 | 10 | Flash data 0 | 1.8V | Always | | FLEXSPI _DATA[1] | P2-44 | 10 | Flash data 1 | 1.8V | Always | | FLEXSPI _DATA[2] | P2-48 | 10 | Flash data 2 | 1.8V | Always | | FLEXSPI _DATA[3] | P2-50 | 10 | Flash data 3 | 1.8V | Always | NOTE: FlexSPI signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### **4.6 UART** UCM-iMX91L features up-to seven UART ports. The i.MX91 UART supports the following features: - 7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none). - Programmable baud rates up to 5 Mbps. - Hardware flow control support for a request to send and clear to send signals. NOTE: By default UART1 is assigned to be used as the main system console port. NOTE: By default UART2 is assigned to be used as the M7 core debug port. Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the UART interface signals. Table 16 UART1 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------|-------------------|--------------| | UART1_CTS | P1-19 | - 1 | Clear to send | 3.3V | Always | | UART1_RTS | P1-72 | 0 | Request to send | 3.3V | Always | | UART1_DTR | P1-53 | - 1 | Data terminal ready | 3.3V | Always | | UART1_DSR | P1-51 | 0 | Data set ready | 3.3V | Always | | UART1_RXD | P1-76 | ı | Serial data receive | 3.3V | Always | | UART1_TXD | P1-74 | 0 | Serial data transmit | 3.3V | Always | NOTE: UART1 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 17 UART2 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------|-------------------|--------------| | UART2_CTS | P1-51 | 1 | Clear to send | 3.3V | Always | | UART2_RTS | P1-53 | 0 | Request to send | 3.3V | Always | | UART2_DSR | P1-45 | 0 | Data set ready | 3.3V | Always | | UART2_RXD | P1-19 | 1 | Serial data receive | 3.3V | Always | | UART2_TXD | P1-72 | 0 | Serial data transmit | 3.3V | Always | NOTE: UART2 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 18 UART3 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------|-------------------|--------------| | UART3_CTS | P1-96 | I | Clear to send | 3.3V | Always | | UART3_RTS | P1-95 | 0 | Request to send | 3.3V | Always | | UART3_RXD | P1-60 | I | Serial data receive | 3.3V | Always | | UART3_TXD | P2-76 | 0 | Serial data transmit | 3.3V | Always | NOTE: UART3 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 19 UART4 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------|-------------------|--------------| | LIADTA DVD | P1-60 | | Serial data receive | 3.3V | Always | | UART4_RXD | P2-41 | I | Serial data receive | 1.8V | Always | | LIADTA TVD | P2-76 | 0 | Carial data transport | 3.3V | Always | | UART4_TXD | P2-59 | 0 | Serial data transmit | 1.8V | Always | | LIADTA CTC | P1-96 | _ | Clear to send | 3.3V | Always | | UART4_CTS | P2-45 | | | 1.8V | Always | | LIADTA DTC | P1-95 | 0 | Request to send | 3.3V | Always | | UART4_RTS | P2-61 | U | | 1.8V | Always | | UART4_DTR | P2-67 | ı | Data terminal ready | 1.8V | Always | | UART4_DSR | P2-53 | 0 | Data set ready | 1.8V | Always | | UART4_RIN | P2-70 | I | Ring indicator | 1.8V | Always | NOTE: UART4 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 20 UART5 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------------|-------------------|--------------| | UART5 RXD | P1-26 | | UART-5 serial data receive | 3.3V | Always | | UARTS_RAD | P1-71 | I | OAKT-5 Serial data receive | 1.8V | Always | | LIABTE TVD | P1-28 | 0 | UART-5 serial data transmit | 3.3V | Always | | UART5_TXD | P1-67 | U | | 1.8V | Always | | LIADTE CTC | P1-30 | | UART-5 clear to send | 3.3V | Always | | UART5_CTS | P1-73 | | | 1.8V | Always | | UART5_RTS | P1-32 | 0 | UART-5 request to send | 3.3V | Always | | | P1-65 | | | 1.8V | Always | NOTE: UART5 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 21 UART6 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------|-------------------|------------------------| | UART6_RXD | P2-56 | 1 | Serial data receive | 3.3V | Only w/o<br>'E' option | | UART6_TXD | P2-58 | 0 | Serial data transmit | 3.3V | Only w/o<br>'E' option | | UART6_CTS | P2-52 | 1 | Clear to send | 3.3V | Only w/o<br>'E' option | | UART6_RTS | P1-98 | 0 | Request to send | 3.3V | Always | NOTE: UART6 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. Table 22 UART7 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------|-------------------|--------------| | UART7_RXD | P1-41 | - 1 | Serial data receive | 3.3V | Always | | UART7_TXD | P1-39 | 0 | Serial data transmit | 3.3V | Always | | UART7_CTS | P1-35 | - 1 | Clear to send | 3.3V | Always | | UART7_RTS | P1-37 | 0 | Request to send | 3.3V | Always | NOTE: UART7 signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.7 CAN-FD UCM-iMX91L features up-to two CAN-FD interfaces. These interfaces support the following key features: - Full implementation of the CAN FD protocol and CAN protocol specification version 2.0B - Compliant with the ISO 11898-1 standard Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the CAN interface signals. Table 23 CAN1 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|------------------|-------------------|--------------| | 01114 TV | P1-21 | 0 | CAN transmit pin | 3.3V | Always | | CAN1_TX | P1-53 | | | 3.3V | | | CAN1_RX | P1-23 | | | 3.3V | Always | | | P1-51 | I | CAN receive pin | 3.3V | | Table 24 CAN2 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|------------------|-------------------|--------------| | | P1-33 | | | 3.3V | Always | | CAN2_TX | P1-71 | 0 | CAN transmit pin | 1.8V | Always | | | P2-97 | | | 3.3V/1.8V | Always | | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------|-------------------|--------------| | CAN2_RX | P1-49 | | CAN receive pin | 3.3V | Always | | | P1-67 | ı | | 1.8V | Always | | | P2-99 | | | 3.3V/1.8V | Always | NOTE: CAN signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. NOTE: Pins denoted "3.3V/1.8V" can be configured to operate at 3.3V or 1.8V voltage levels. Voltage level is controlled by SoC pin SD2\_VSELECT. ### 4.8 SPI Up-to seven SPI interfaces are accessible through the UCM-iMX91L carrier board interface. The SPI interfaces are derived from i.MX91 integrated low-power SPI modules. The following key features are supported: - Full-duplex synchronous serial interface - Master/Slave configurable - One Chip Select (SS) signal - Direct Memory Access (DMA) support Please refer to the i.MX91 Reference manual for additional details. SPI1 and SPI2 channels are limited to maximum frequency of 10MHz. The following tables summarize the SPI interface signals. Table 25 SPI1 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI1_SIN | P1-51 | - 1 | Serial data input | 3.3V | Always | | SPI1_SOUT | P1-45 | 0 | Master data out; slave data in | 3.3V | Always | | SPI1_SCLK | P1-53 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI1_PCS0 | P1-87 | 0 | Chip select 0 | 3.3V | Always | | SPI1_PCS1 | P1-23 | 0 | Chip select 1 | 3.3V | Always | NOTE: SPI1 maximum frequency is limited to 10MHz. Table 26 SPI2 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI2_SIN | P1-76 | - 1 | Master data in; slave data out | 3.3V | Always | | SPI2_SOUT | P1-19 | 0 | Master data out; slave data in | 3.3V | Always | | SPI2_SCLK | P1-72 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI2_PCS0 | P1-74 | 0 | Chip select 0 | 3.3V | Always | NOTE: SPI2 maximum frequency is limited to 10MHz. Table 27 SPI3 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI3_SIN | P1-41 | 1 | Master data in; slave data out | 3.3V | Always | | SPI3_SOUT | P1-35 | 0 | Master data out; slave data in | 3.3V | Always | | SPI3_SCLK | P1-37 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI3_PCS0 | P1-39 | 0 | Chip select 0 | 3.3V | Always | | SPI3_PCS1 | P1-98 | 0 | Chip select 1 | 3.3V | Always | NOTE: SPI signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### Table 28 SPI4 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI4_SIN | P1-59 | I | Master data in; slave data out | 3.3V | Always | | SPI4_SOUT | P1-61 | 0 | Master data out; slave data in | 3.3V | Always | | SPI4_SCLK | P1-63 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI4_PCS0 | P1-89 | 0 | Chip select 0 | 3.3V | Always | | SPI4_PCS1 | P1-95 | 0 | Chip select 1 | 3.3V | Always | | SPI4_PCS2 | P1-96 | 0 | Chip select 2 | 3.3V | Always | #### Table 29 SPI5 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI5_SIN | P1-59 | - 1 | Master data in; slave data out | 3.3V | Always | | SPI5_SOUT | P1-61 | 0 | Master data out; slave data in | 3.3V | Always | | SPI5_SCLK | P1-63 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI5_PCS0 | P1-89 | 0 | Chip select 0 | 3.3V | Always | | SPI5_PCS1 | P1-49 | 0 | Chip select 1 | 3.3V | Always | #### Table 30 SPI6 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|--------------| | SPI6_SIN | P1-26 | - 1 | Master data in; slave data out | 3.3V | Always | | SPI6_SOUT | P1-30 | 0 | Master data out; slave data in | 3.3V | Always | | SPI6_SCLK | P1-32 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI6_PCS0 | P1-28 | 0 | Chip select 0 | 3.3V | Always | NOTE: SPI signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### **SPI7 Signals** | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|----------------------------------|-------------------|------------------------| | SPI7_SIN | P2-56 | 1 | Master data in; slave data out | 3.3V | Only w/o<br>'E' option | | SPI7_SOUT | P2-52 | 0 | Master data out; slave data in | 3.3V | Only w/o<br>'E' option | | SPI7_SCLK | P1-98 | 0 | Master clock out; slave clock in | 3.3V | Always | | SPI7_PCS0 | P2-58 | 0 | Chip select 0 | 3.3V | Only w/o<br>'E' option | | SPI7_PCS1 | P1-33 | 0 | Chip select 1 | 3.3V | Always | NOTE: SPI signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.9 I2C UCM-iMX91L features up-to six I2C bus interfaces. The following general features are supported by all I2C bus interfaces: - Compliant with Philips I2C specification version 2.1 - Supports standard mode (up to 100K bits/s) and fast mode (up to 400K bits/s) - Multi-master operation Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the I2C interface signals. Table 31 I2C3 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-------------------------|-------------------|--------------| | I2C3_SCL | P1-26 | 0 | O I2C serial clock line | 3.3V | Always | | | P1-94 | | | 3.3V | Always | | I2C3_SDA | P1-28 | 10 | 12C serial data line | 3.3V | Always | | | P1-91 | 10 | | 3.3V | Always | #### Table 32 I2C4 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------|-------------------|--------------| | I2C4_SCL | P1-32 | 0 | I2C serial clock line | 3.3V | Always | | I2C4_SDA | P1-30 | 10 | I2C serial data line | 3.3V | Always | #### Table 33 I2C5 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------|-------------------|--------------| | 12C5_SCL | P1-26 | 0 | I2C serial clock line | 3.3V | Always | | | P1-81 | 0 | | 3.3V | Always | | 12C5_SDA | P1-28 | 10 | 12C serial data line | 3.3V | Always | | | P1-79 | 10 | | 3.3V | Always | Table 34 I2C6 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------|-------------------|--------------| | I2C6_SCL | P1-32 | 0 | I2C serial clock line | 3.3V | Always | | I2C6_SDA | P1-30 | 10 | I2C serial data line | 3.3V | Always | NOTE: I2C signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### Table 35 I2C7 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-----------------------|-------------------|--------------| | 12C7_SCL | P1-41 | | 12C serial clock line | 3.3V | Always | | | P1-98 | 0 | | 3.3V | Always | | I2C7_SDA | P1-39 | 10 | I2C serial data line | 3.3V | Always | #### Table 36 I2C8 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|--------|------|-----------------------|-------------------|--------------| | 12C8_SCL | P1-100 | 0 | I2C serial clock line | 3.3V | Always | | | P1-37 | U | | 3.3V | | | I2C8_SDA | P1-35 | 10 | I2C serial data line | 3.3V | Always | NOTE: I2C signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. #### 4.10 I3C UCM-iMX91L supports one I3C bus interface. Please refer to the i.MX91 Reference manual for additional details. The tables below summarize the I3C interface signals. Table 37 I3C2 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------| | I3C2_SCL | P2-92 | 0 | Serial clock line | 3.3V/1.8V | Always | | I3C2_SDA | P2-96 | 10 | Serial data line | 3.3V/1.8V | Always | | I3C2_PUR | P2-100 | 0 | Pull up resistance. There is internal pull-up resistance on SDA, which is controlled by the I3C controller. If the internal pullup is not enough, PUR can be used to control an external pull-up resistance on SDA actively. | 3.3V/1.8V | Always | NOTE: I3C signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. NOTE: Pins denoted "3.3V/1.8V" can be configured to operate at 3.3V or 1.8V voltage levels. Voltage level is controlled by SoC pin SD2\_VSELECT. ### 4.11 Timer/Pulse Width Modulation i.MX91 supports multi-channel timer modules (TPM) that can be used for electric motor control and power management. The timer modules support: - Input capture - Output comparison - Generation of PWM signals Please refer to the i.MX91 Reference manual for additional details. The table below summarizes the PDM interface signals. #### Table 38 TPM1 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-------------------|-------------------|--------------| | TPM1_EXTCLK | P1-23 | I | External clock | 3.3V | Always | | TPM1_CH0 | P1-76 | 10 | Channel 0 I/O pin | 3.3V | Always | | TPM1_CH2 | P1-19 | 10 | Channel 2 I/O pin | 3.3V | Always | #### Table 39 TPM3 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|-------------------|-------------------|--------------| | TPM3_EXTCLK | P1-41 | 1 | External clock | 3.3V | Always | | TPM3_CH1 | P1-61 | 10 | Channel 1 I/O pin | 3.3V | Always | #### Table 40 TPM4 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|--------|------|-------------------|-------------------|--------------| | TPM4_EXTCLK | P1-35 | 1 | External clock | 3.3V | Always | | TPM4_CH1 | P1-63 | 10 | Channel 1 I/O pin | 3.3V | Always | | TPM4_CH2 | P1-100 | 10 | Channel 2 I/O pin | 3.3V | Always | | TPM4_CH3 | P1-33 | 10 | Channel 3 I/O pin | 3.3V | Always | #### Table 41 TPM5 Signals | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | | | | | | |-------------|-------|------|-------------------|-------------------|--------------|--|--|--|--|--| | TPM5_EXTCLK | P1-37 | 1 | External clock | 3.3V | Always | | | | | | | TPM5_CH1 | P1-79 | 10 | Channel 1 I/O pin | 3.3V | Always | | | | | | | TPM5_CH2 | P1-89 | 10 | Channel 2 I/O pin | 3.3V | Always | | | | | | NOTE: TPM signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. ### 4.12 ADC UCM-iMX91L features a 4-channel 12-bit ADC implemented in the i.MX91 SoC. Please refer to the i.MX91 Reference manual for additional details. The following table summarizes ADC signals. Table 42 ADC Signals | Signal Name | Pin # | Туре | Description | Availability | |-------------|-------|------|---------------------|--------------| | ADC_IN0 | P2-89 | Al | ADC input channel 0 | Always | | ADC_IN1 | P2-91 | Al | ADC input channel 1 | Always | | ADC_IN2 | P2-93 | Al | ADC input channel 2 | Always | | ADC_IN3 | P2-95 | Al | ADC input channel 3 | Always | ### 4.13 Tamper i.MX91 supports two tamper pins – two passive or one active. For additional details please refer to the i.MX91 Security Reference manual. The following table summarizes tamper signals. **Table 43 Tamper Signals** | Signal Name | Pin # | Туре | Description | Availability | |-------------|-------|------|------------------|--------------| | TAMPER0 | P2-25 | 10 | Tamper channel 0 | Always | | TAMPER1 | P2-27 | Ю | Tamper channel 1 | Always | #### 4.14 JTAG UCM-iMX91L enables access to the i.MX91 JTAG port through the carrier board interface. Please refer to the i.MX91 Reference manual for additional details. The table below summarizes the JTAG interface signals. **Table 44 JTAG Interface Signals** | Signal Name | Pin # | Туре | Description | Voltage<br>Domain | Availability | |-------------|-------|------|------------------|-------------------|--------------| | JTAG_TCK | P1-73 | 1 | Test clock | 1.8V | Always | | JTAG_TDI | P1-71 | 1 | Test data in | 1.8V | Always | | JTAG_TDO | P1-67 | 0 | Test data out | 1.8V | Always | | JTAG_TMS | P1-65 | 1 | Test mode select | 1.8V | Always | NOTE: JTAG interface operates at 1.8V voltage level. ### 4.15 **GPIO** Up-to 65 of the i.MX91 general purpose input/output (GPIO) signals are available through the UCM-iMX91L carrier board interface. In addition, GPIO signals can produce interrupts. Please refer to the i.MX91 Reference manual for additional details. The following table summarizes the GPIO interface signals. Table 45 GPIO Signals | Signal Name | Pin # | Туре | Description Voltag<br>Domai | | Availability | |--------------|--------|------|------------------------------|-------------|---------------------| | GPIO1_IO[4] | P1-76 | 10 | General-purpose input/output | 3.3V | Always | | GPIO1_IO[6] | P1-19 | 10 | General-purpose input/output | 3.3V | Always | | GPIO1_IO[8] | P1-21 | 10 | General-purpose input/output | 3.3V | Always | | GPIO1_IO[9] | P1-23 | 10 | General-purpose input/output | 3.3V | Always | | GPIO1_IO[12] | P1-51 | 10 | General-purpose input/output | 3.3V | Always | | GPIO1_IO[14] | P1-45 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[0] | P1-28 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[1] | P1-26 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[2] | P1-30 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[3] | P1-32 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[4] | P2-58 | 10 | General-purpose input/output | 3.3V | Only w/o 'E' option | | GPIO2_IO[5] | P2-56 | 10 | General-purpose input/output | 3.3V | Only w/o 'E' option | | GPIO2_IO[6] | P2-52 | 10 | General-purpose input/output | 3.3V | Only w/o 'E' option | | GPIO2_IO[7] | P1-98 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[8] | P1-39 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[9] | P1-41 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[10] | P1-35 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[11] | P1-37 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[13] | P1-100 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[14] | P2-76 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[15] | P1-60 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[16] | P1-96 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[17] | P1-95 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[18] | P1-89 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[19] | P1-59 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[20] | P1-61 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[21] | P1-63 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[22] | P1-79 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[23] | P1-81 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[25] | P1-33 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[27] | P1-49 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[28] | P1-91 | 10 | General-purpose input/output | 3.3V | Always | | GPIO2_IO[29] | P1-94 | 10 | General-purpose input/output | 3.3V | Always | | GPIO3_IO[0] | P2-92 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[1] | P2-96 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[2] | P2-100 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[3] | P2-97 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[30] | P1-73 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[31] | P1-67 | 10 | General-purpose input/output | 1.8V | Always | |--------------|-------|----|------------------------------|-------------|--------| | GPIO3_IO[4] | P2-99 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[5] | P2-94 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[6] | P2-98 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[7] | P2-51 | 10 | General-purpose input/output | 3.3V / 1.8V | Always | | GPIO3_IO[20] | P2-36 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[21] | P2-38 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[22] | P2-42 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[23] | P2-44 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[24] | P2-48 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[25] | P2-50 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[28] | P1-71 | 10 | General-purpose input/output | 1.8V | Always | | GPIO3_IO[29] | P1-65 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[14] | P2-68 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[15] | P2-70 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[16] | P2-63 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[17] | P2-65 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[18] | P2-61 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[19] | P2-59 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[20] | P2-67 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[21] | P2-69 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[22] | P2-53 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[23] | P2-55 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[24] | P2-41 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[25] | P2-43 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[26] | P2-45 | 10 | General-purpose input/output | 1.8V | Always | | GPIO4_IO[27] | P2-47 | 10 | General-purpose input/output | 1.8V | Always | NOTE: GPIO signals are multiplexed with other functions. For additional details please refer to chapter 5.6 of this document. NOTE: Pins denoted "3.3V/1.8V" can be configured to operate at 3.3V or 1.8V voltage levels. Voltage level is controlled by SoC pin SD2\_VSELECT. ### 5 SYSTEM LOGIC ### 5.1 Power Supply Table 46 Power signals | Signal Name | Connector # | onnector # Pin# | | Description | | | |-------------|-------------|-------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|--|--| | V 50M | P1 | 11, 27, 43, 57, 69, 83 | - | Main power supply. Connect to a regulated DC | | | | V_SOM | P2 | 9, 19, 29, 39, 57, 71, 87 | Р | supply or Li-lon battery | | | | VCC_RTC | P1 | 93 | | RTC back-up battery power input. Connect to a 3V coin-cell lithium battery. If RTC back-up is not required, connect this pin to GND. | | | | VSD_3V3 | P1 | 17 | РО | 3.3V regulator output. Should be used to supply power to SD card connected to SD2 interface | | | | GND | P1 | 4, 10, 20, 40, 54, 64, 78,<br>88 | Р | Common ground | | | | UND | P2 | 10, 16, 22, 28, 34, 40,<br>46, 54, 72, 82 | ) P | Common ground | | | ## 5.2 I/O Voltage Domains UCM-iMX91L utilizes three separate I/O voltage domains that are used to power different I/O modules of the i.MX91 SoC. Some pins operate at 3.3V, some at 1.8V. Voltage domain of each signal is specified in the peripheral interface signals tables. NOTE: Carrier-board designer must ensure that voltage level of the I/O pins matches the I/O voltage of the peripheral ICs on the carrier-board. ## 5.3 System and Miscellaneous Signals #### 5.3.1 Power management UCM-iMX91L supports carrier board power supply control by means of two dedicated output signals. Both signals are derived from the i.MX91 SoC. The logic that controls both signals is supplied by the i.MX91 SoC SNVS power rail. The PMIC\_STBY\_REQ output can be used to signal the carrier board power supply that UCM-iMX91L is in 'standby' or 'OFF' mode. Utilizing the external regulator control signals enables carrier board power management functionality. Please refer to the i.MX91 Reference manual for additional details. The table below summarizes the external regulator control signals. Table 47 External regulator control signals | Signal Name Pin # Type | | Description | Availability | | |---------------------------------|-------|---------------------------------------------------------------------|--------------------------------------------------------------------|------------------| | 1 DIVIII ( STRV RED D1-66 D | | When the processor enters SUSPEND mode, it will assert this signal. | Always available | | | PMIC_ON_REQ | P1-68 | 0 | Active high power-up request output from i.MX91 SoC. | Always available | | ONOFF | P2-64 | 1 | Pulled-Up Active low ON/OFF signal (designed for an ONOFF switch). | Always available | 29 #### 5.4 Reset SYS\_RST\_PMIC signal is the main system reset input. Driving a valid logic zero invokes a global reset that affects every module on UCM-iMX91L. Please refer to the i.MX91 Reference manual for additional details. Table 48 Reset signals | Signal Name | Pin # | Туре | Description | Availability | |--------------|-------|------|-------------------------------------------------------------------------|--------------| | SYS_RST_PMIC | P1-2 | Ţ | Active Low cold reset input signal. Should be used as main system reset | Always | | POR_B | P2-66 | 1 | CPU power on reset input pin, active low | Always | ## 5.5 Boot Sequence UCM-iMX91L boot sequence defines which interface/media is used by UCM-iMX91L to load and execute the initial software (such as SPL or/and U-boot). UCM-iMX91L can load initial software from the following interfaces/media: - On-board primary boot device (eMMC with pre-flashed boot-loader) - An external SD card using the SD2 interface - Serial Download boot using USB1 interface UCM-iMX91L will query boot devices/interfaces for initial software in the order defined by the active boot sequence. A total of three different boot sequences are supported by UCM-iMX91L: - Standard sequence: designed for normal system operation with the on-board primary boot device as the boot media. - Alternative sequence: designed to allow recovery from an external bootable SD card in case of data corruption of the on-board primary boot device. Using the alternate sequence allows UCM-iMX91L to boot bypassing the onboard eMMC. - Serial download mode: provides a means to download a program image to the i.MX91 system-on-chip over USB serial connection Logic values of boot selections signals define which of the supported boot sequences is used by the system. Table 49 Boot selection signals | | | | 5.ga. c | | |--------------|-------|------|---------------------------------------------------------------------------------------------------------|---------------------| | Signal Name | Pin # | Туре | Description | Availability | | ALT_BOOT_SD | P1-90 | ı | Active high alternate boot sequence select input. Leave floating or tie low for standard boot sequence | Always<br>available | | ALT_BOOT_USB | P2-88 | 1 | Active high alternate boot sequence select input. Leave floating or tie low for standard boot sequence | Always<br>available | Table 50 UCM-iMX91L boot sequences | Mode | ALT_BOOT_SD | ALT_BOOT_USB | Booting sequence | | | |--------------------------|-------------|-----------------|--------------------------------------|--|--| | Standard Low or floating | | Low or floating | On-board eMMC (primary boot storage) | | | | Alternative High | | Low or floating | SD card on SD/SDIO2 interface | | | | SDP mode Low or floating | | High | Serial download mode | | | ## 5.6 Signal Multiplexing Characteristics Up to 70 of the UCM-iMX91L carrier board interface pins are multifunctional. Multifunctional pins enable extensive functional flexibility of the UCM-iMX91L CoM/SoM by allowing usage of a single carrier board interface pin for one of several functions. Up-to 6 functions (MUX modes) are accessible through each multifunctional carrier board interface pin. The multifunctional capabilities of UCM-iMX91L pins are derived from the i.MX91 SoC control module. NOTE: Pin function selection is controlled by software. NOTE: Each pin can be used for a single function at a time. NOTE: Only one pin can be used for each function (in case a function is available on more than one carrier board interface pin). NOTE: An empty MUX mode is a "RESERVED" function and must not be used. **Table 51 Multifunctional Signals** | Pin# | SoC Pin<br>Name | AltO | Alt1 | Alt2 | Alt3 | Alt4 | Alt5 | Alt6 | Voltage<br>Domain | Availability | |-------|-----------------|-------------------|------------|-----------|-------------|-------------|--------------|-----------|-------------------|--------------| | P1-19 | UART2_RXD | UART2_RX | UART1_CTS | SPI2_SOUT | TPM1_CH2 | SAI1_MCLK | GPIO1_IO[6] | | 3.3V | Always | | P1-21 | PDM_CLK | PDM_CLK | MQS1_LEFT | | | | GPIO1_IO[8] | CAN1_TX | 3.3V | Always | | P1-23 | PDM_BIT_STREAM0 | PDM_BIT_STREAM[0] | MQS1_RIGHT | SPI1_PCS1 | TPM1_EXTCLK | | GPIO1_IO[9] | CAN1_RX | 3.3V | Always | | P1-26 | GPIO_IO01 | GPIO2_IO[1] | I2C3_SCL | | | SPI6_SIN | UART5_RX | I2C5_SCL | 3.3V | Always | | P1-28 | GPIO_IO00 | GPIO2_IO[0] | I2C3_SDA | | | SPI6_PCS0 | UART5_TX | I2C5_SDA | 3.3V | Always | | P1-30 | GPIO_IO02 | GPIO2_IO[2] | I2C4_SDA | | | SPI6_SOUT | UART5_CTS | I2C6_SDA | 3.3V | Always | | P1-32 | GPIO_IO03 | GPIO2_IO[3] | I2C4_SCL | | | SPI6_SCK | UART5_RTS | I2C6_SCL | 3.3V | Always | | P1-33 | GPIO_IO25 | GPIO2_IO[25] | | CAN2_TX | | TPM4_CH3 | | SPI7_PCS1 | 3.3V | Always | | P1-35 | GPIO_IO10 | GPIO2_IO[10] | SPI3_SOUT | | | TPM4_EXTCLK | UART7_CTS | I2C8_SDA | 3.3V | Always | | P1-37 | GPIO_IO11 | GPIO2_IO[11] | SPI3_SCK | | | TPM5_EXTCLK | UART7_RTS | I2C8_SCL | 3.3V | Always | | P1-39 | GPIO_IO08 | GPIO2_IO[8] | SPI3_PCS0 | | | TPM6_CH0 | UART7_TX | I2C7_SDA | 3.3V | Always | | P1-41 | GPIO_IO09 | GPIO2_IO[9] | SPI3_SIN | | | TPM3_EXTCLK | UART7_RX | I2C7_SCL | 3.3V | Always | | P1-45 | SAI1_RXD0 | SAI1_RX_DATA[0] | SAI1_MCLK | SPI1_SOUT | UART2_DSR | MQS1_RIGHT | GPIO1_IO[14] | | 3.3V | Always | | P1-49 | GPIO_IO27 | GPIO2_IO[27] | | CAN2_RX | | TPM6_CH3 | | SPI5_PCS1 | 3.3V | Always | |--------|------------------|-----------------|-----------------|-------------------|-----------|-----------|--------------|-----------|------|-------------| | P1-51 | SAI1_TXC | SAI1_TX_BCLK | UART2_CTS | SPI1_SIN | UART1_DSR | CAN1_RX | GPIO1_IO[12] | | 3.3V | Always | | P1-53 | SAI1_TXD0 | SAI1_TX_DATA[0] | UART2_RTS | SPI1_SCK | | CAN1_TX | | | 3.3V | Output only | | P1-59 | GPIO_IO19 | GPIO2_IO[19] | | PDM_BIT_STREAM[3] | | SPI5_SIN | SPI4_SIN | TPM6_CH2 | 3.3V | Always | | P1-60 | GPIO_IO15 | GPIO2_IO[15] | UART3_RX | | | | | UART4_RX | 3.3V | Always | | P1-61 | GPIO_IO20 | GPIO2_IO[20] | | PDM_BIT_STREAM[0] | | SPI5_SOUT | SPI4_SOUT | TPM3_CH1 | 3.3V | Always | | P1-63 | GPIO_IO21 | GPIO2_IO[21] | | PDM_CLK | | SPI5_SCK | SPI4_SCK | TPM4_CH1 | 3.3V | Always | | P1-65 | DAP_TMS_SWDIO | JTAG_TMS | | | | | GPIO3_IO[29] | UART5_RTS | 1.8V | Always | | P1-67 | DAP_TDO_TRACESWO | JTAG_TDO | MQS2_RIGHT | | CAN2_RX | | GPIO3_IO[31] | UART5_TX | 1.8V | Always | | P1-71 | DAP_TDI | JTAG_TDI | MQS2_LEFT | | CAN2_TX | | GPIO3_IO[28] | UART5_RX | 1.8V | Always | | P1-72 | UART2_TXD | UART2_TX | UART1_RTS | SPI2_SCK | | | | | 3.3V | Output only | | P1-73 | DAP_TCLK_SWCLK | JTAG_TCLK | | | | | GPIO3_IO[30] | UART5_CTS | 1.8V | Always | | P1-74 | UART1_TXD | UART1_TX | | SPI2_PCS0 | | | | | 3.3V | Output only | | P1-76 | UART1_RXD | UART1_RX | | SPI2_SIN | TPM1_CH0 | | GPIO1_IO[4] | | 3.3V | Always | | P1-79 | GPIO_IO22 | GPIO2_IO[22] | | SPDIF1_IN | | TPM5_CH1 | TPM6_EXTCLK | I2C5_SDA | 3.3V | Always | | P1-81 | GPIO_IO23 | GPIO2_IO[23] | | SPDIF1_OUT | | TPM6_CH1 | | I2C5_SCL | 3.3V | Always | | P1-87 | SAI1_TXFS | SAI1_TX_SYNC | SAI1_TX_DATA[1] | SPI1_PCS0 | | MQS1_LEFT | | | 3.3V | Output only | | P1-89 | GPIO_IO18 | GPIO2_IO[18] | | | | SPI5_PCS0 | SPI4_PCS0 | TPM5_CH2 | 3.3V | Always | | P1-91 | GPIO_IO28 | GPIO2_IO[28] | I2C3_SDA | | | | | | 3.3V | Always | | P1-94 | GPIO_IO29 | GPIO2_IO[29] | I2C3_SCL | | | | | | 3.3V | Always | | P1-95 | GPIO_IO17 | GPIO2_IO[17] | | | | UART3_RTS | SPI4_PCS1 | UART4_RTS | 3.3V | Always | | P1-96 | GPIO_IO16 | GPIO2_IO[16] | | PDM_BIT_STREAM[2] | | UART3_CTS | SPI4_PCS2 | UART4_CTS | 3.3V | Always | | P1-98 | GPIO_IO07 | GPIO2_IO[7] | SPI3_PCS1 | | | SPI7_SCK | UART6_RTS | I2C7_SCL | 3.3V | Always | | P1-100 | GPIO_IO13 | GPIO2_IO[13] | TPM4_CH2 | PDM_BIT_STREAM[3] | | | | I2C8_SCL | 3.3V | Always | | P2-36 | SD3_CLK | SD3_CLK | FLEXSPI_SCLK | | | | GPIO3_IO[20] | | 1.8V | Always | | P2-38 | SD3_CMD | SD3_CMD | FLEXSPI_SS0 | | | | GPIO3_IO[21] | | 1.8V | Always | | P2-41 | ENET2_RD0 | ENET2_RD0 | UART4_RX | SAI2_TX_DATA[2] | | | GPIO4_IO[24] | | 1.8V | Always | | P2-42 | SD3_DATA0 | SD3_DATA0 | FLEXSPI_DATA[0] | | | | GPIO3_IO[22] | | 1.8V | Always | | P2-43 | ENET2_RD1 | ENET2_RD1 | SPDIF1_IN | SAI2_TX_DATA[3] | | | GPIO4_IO[25] | | 1.8V | Always | | P2-44 | SD3_DATA1 | SD3_DATA1 | FLEXSPI_DATA[1] | | | | GPIO3_IO[23] | | 1.8V | Always | |--------|--------------|--------------|-----------------------|-------------------|------------|-----------|--------------|----------|-----------|--------| | P2-45 | ENET2_RD2 | ENET2_RD2 | UART4_CTS | SAI2_MCLK | MQS2_RIGHT | | GPIO4_IO[26] | | 1.8V | Always | | P2-47 | ENET2_RD3 | ENET2_RD3 | SPDIF1_OUT | SPDIF1_IN | MQS2_LEFT | | GPIO4_IO[27] | | 1.8V | Always | | P2-48 | SD3_DATA2 | SD3_DATA2 | FLEXSPI_DATA[2] | | | | GPIO3_IO[24] | | 1.8V | Always | | P2-50 | SD3_DATA3 | SD3_DATA3 | FLEXSPI _DATA[3] | | | | GPIO3_IO[25] | | 1.8V | Always | | P2-51 | SD2_RESET_B | SD2_RESET | | | | | GPIO3_IO[7] | | 3.3V/1.8V | Always | | P2-52 | GPIO_IO06 | GPIO2_IO[6] | TPM5_CH0 | PDM_BIT_STREAM[1] | | SPI7_SOUT | UART6_CTS | I2C7_SDA | 3.3V | not E | | P2-53 | ENET2_RX_CTL | ENET2_RX_CTL | UART4_DSR | SAI2_TX_DATA[0] | | | GPIO4_IO[22] | | 1.8V | Always | | P2-55 | ENET2_RXC | ENET2_RXC | | SAI2_TX_DATA[1] | | | GPIO4_IO[23] | | 1.8V | Always | | P2-56 | GPIO_I005 | GPIO2_IO[5] | TPM4_CH0 | PDM_BIT_STREAM[0] | | SPI7_SIN | UART6_RX | I2C6_SCL | 3.3V | not E | | P2-58 | GPIO_IO04 | GPIO2_IO[4] | TPM3_CH0 | PDM_CLK | | SPI7_PCS0 | UART6_TX | I2C6_SDA | 3.3V | not E | | P2-59 | ENET2_TD0 | ENET2_TD0 | UART4_TX | SAI2_RX_DATA[3] | | | GPIO4_IO[19] | | 1.8V | Always | | P2-61 | ENET2_TD1 | ENET2_TD1 | UART4_RTS | SAI2_RX_DATA[2] | | | GPIO4_IO[18] | | 1.8V | Always | | P2-63 | ENET2_TD3 | ENET2_TD3 | | SAI2_RX_DATA[0] | | | GPIO4_IO[16] | | 1.8V | Always | | P2-65 | ENET2_TD2 | ENET2_TD2 | | SAI2_RX_DATA[1] | | | GPIO4_IO[17] | | 1.8V | Always | | P2-67 | ENET2_TX_CTL | ENET2_TX_CTL | UART4_DTR | SAI2_TX_SYNC | | | GPIO4_IO[20] | | 1.8V | Always | | P2-68 | ENET2_MDC | ENET2_MDC | UART4_DCB | SAI2_RX_SYNC | | | GPIO4_IO[14] | | 1.8V | Always | | P2-69 | ENET2_TXC | ENET2_TXC | | SAI2_TX_BCLK | | | GPIO4_IO[21] | | 1.8V | Always | | P2-70 | ENET2_MDIO | ENET2_MDIO | UART4_RIN | SAI2_RX_BCLK | | | GPIO4_IO[15] | | 1.8V | Always | | P2-76 | GPIO_IO14 | GPIO2_IO[14] | UART3_TX | | | | | UART4_TX | 3.3V | Always | | P2-92 | SD2_CD_B | SD2_CD | ENET1_1588_EVENT0_IN | I3C2_SCL | | | GPIO3_IO[0] | | 3.3V/1.8V | Always | | P2-94 | SD2_DATA2 | SD2_DATA2 | ENET2_1588_EVENT1_OUT | | | | GPIO3_IO[5] | | 3.3V/1.8V | Always | | P2-96 | SD2_CLK | SD2_CLK | ENET1_1588_EVENT0_OUT | I3C2_SDA | | | GPIO3_IO[1] | | 3.3V/1.8V | Always | | P2-97 | SD2_DATA0 | SD2_DATA0 | ENET2_1588_EVENT0_OUT | CAN2_TX | | | GPIO3_IO[3] | | 3.3V/1.8V | Always | | P2-98 | SD2_DATA3 | SD2_DATA3 | | MQS2_LEFT | | | GPIO3_IO[6] | | 3.3V/1.8V | Always | | P2-99 | SD2_DATA1 | SD2_DATA1 | ENET2_1588_EVENT1_IN | CAN2_RX | | | GPIO3_IO[4] | | 3.3V/1.8V | Always | | P2-100 | SD2_CMD | SD2_CMD | ENET2_1588_EVENT0_IN | I3C2_PUR | | | GPIO3_IO[2] | | 3.3V/1.8V | Always | #### 5.7 RTC UCM-iMX91L features an on-board ultra-low-power AM1805 real time clock (RTC). The RTC is connected to the i.MX91 SoC using I2C2 interface at address 0xD2/D3. Back-up power supply is required to keep the RTC running and maintain clock and time information when main supply is not present. For more information about UCM-iMX91L RTC please refer to the AM1805 datasheet. ### 5.8 Reserved Pins The following pins on UCM-iMX91L interface connectors are reserved and must be left unconnected. Table 52 Reserved Signals | Connector # | Pin# | | | | | |-------------|------------------|--|--|--|--| | P1 | 25, 84, 92,97,99 | | | | | | P2 | 90 | | | | | ### 5.9 Not Connected Pins The following pins on UCM-iMX91L interface connectors are unconnected. Table 53 Unconnected Pins | Connector # | Pin# | |-------------|----------------------------------------------------------------------------------------------------------------| | P1 | 9, 13, 15, 29, 31, 34, 36, 38, 42, 44, 46, 47, 48, 50, 52, 55, 56, 62, 70, 77, 85, 86 | | P2 | 1, 2, 3, 4, 5, 6, 7, 8, 11, 12, 13, 14, 15, 17, 18, 20, 21, 23, 24, 26, 30, 31, 32, 33, 35, 37, 49, 60, 62, 77 | ## **6 CARRIER BOARD INTERFACE** UCM-iMX91L carrier board interface uses two 100-pin carrier board connectors. SoM pinout is detailed in the table below. ### 6.1 Connectors Pinout Table 54 Connector P1 | Pin # | UCM-iMX91L<br>Signal Name | Ref. | Pin # | | UCM-iMX91L<br>Signal Name | Ref. | |-------|---------------------------------------------------------------|----------------------------------|-------|----|-------------------------------------------------------------|--------------------------------------------| | 2 | SYS_RST_PMIC | 5.4 | | 1 | USB2_VBUS_DET | 4.3 | | 4 | GND | 5.1 | | 3 | USB2_DP | 4.3 | | 6 | NC | 5.9 | | 5 | USB2_DN | 4.3 | | 8 | NC | 5.9 | | 7 | USB2_ID | 4.3 | | 10 | GND | 5.1 | | 9 | NC | 5.9 | | 12 | USB1_DP | 4.3 | | 11 | V_SOM | 5.1 | | 14 | USB1_DN | 4.3 | | 13 | NC | 5.9 | | 16 | NC | 5.9 | | 15 | NC | 5.9 | | 18 | NC | 5.9 | | 17 | VSD_3V3 | 5.1 | | 20 | GND | 5.1 | | 19 | UART2_RX UART1_CTS SPI2_SOUT TPM1_CH2 SAI1_MCLK GPI01_I0[6] | 4.6<br>4.6<br>4.8<br>4.11<br>4.1.2<br>4.15 | | 22 | USB1_ID | 4.3 | | 21 | MQS1_LEFT GPIO1_IO[8] CAN1_TX | 4.1.3<br>4.15<br>4.7 | | 24 | USB1_VBUS_DET | 4.3 | | 23 | MQS1_RIGHT SPI1_PCS1 TPM1_EXTCLK GPI01_I0[9] CAN1_RX | 4.1.3<br>4.8<br>4.11<br>4.15<br>4.7 | | 26 | GPIO2_IO[1]<br>I2C3_SCL<br>SPI6_SIN<br>UART5_RX<br>I2C5_SCL | 4.15<br>4.9<br>4.8<br>4.6<br>4.9 | | 25 | RESERVED | 5.8 | | 28 | GPIO2_IO[0]<br>I2C3_SDA<br>SPI6_PCS0<br>UART5_TX<br>I2C5_SDA | 4.15<br>4.9<br>4.8<br>4.6<br>4.9 | | 27 | V_SOM | 5.1 | | 30 | GPIO2_IO[2]<br>I2C4_SDA<br>SPI6_SOUT<br>UART5_CTS<br>I2C6_SDA | 4.15<br>4.9<br>4.8<br>4.6<br>4.9 | | 29 | NC | 5.9 | | 32 | GPIO2_IO[3]<br>I2C4_SCL<br>SPI6_SCK<br>UART5_RTS<br>I2C6_SCL | 4.15<br>4.9<br>4.8<br>4.6<br>4.9 | | 31 | NC | 5.9 | | 34 | NC | 5.9 | | 33 | GPIO2_IO[25]<br>CAN2_TX<br>TPM4_CH3<br>SPI7_PCS1 | 4.15<br>4.7<br>4.11<br>4.8 | | GPIO2_IO[10] SPI3_SOUT | 4.15<br>4.8<br>4.11<br>4.6<br>4.9<br>4.15 | |---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 36 | 4.11<br>4.6<br>4.9 | | UART7_CTS | 4.6<br>4.9 | | 12C8_SDA GPIO2_IO[11] SPI3_SCK SPI3_SCK UART7_RTS 12C8_SCL GPIO2_IO[8] SPI3_PCSO 40 GND 5.1 39 TPM6_CHO | 4.9 | | GPIO2_IO[11] SPI3_SCK TPM5_EXTCLK UART7_RTS I2C8_SCL GPIO2_IO[8] SPI3_PCS0 40 GND 5.1 39 TPM6_CH0 | | | SPI3_SCK TPM5_EXTCLK UART7_RTS 12C8_SCL GPI02_I0[8] SPI3_PCS0 40 GND 5.1 39 TPM6_CH0 | 4.15 | | 38 NC 5.9 37 TPM5_EXTCLK UART7_RTS 12C8_SCL GPI02_I0[8] SPI3_PCS0 40 GND 5.1 39 TPM6_CH0 | | | UART7_RTS | 4.8 | | UART7_RTS | 4.11 | | 12C8_SCL GPIO2_IO[8] SPI3_PCSO 40 GND 5.1 39 TPM6_CHO | 4.6 | | GPIO2_IO[8] SPI3_PCS0 40 GND 5.1 39 TPM6_CH0 | 4.9 | | SPI3_PCS0<br>40 GND 5.1 39 TPM6_CH0 | 4.15 | | 40 GND 5.1 39 TPM6_CH0 | | | | 4.8 | | | 4.11 | | | 4.6 | | I2C7_SDA | 4.9 | | GPIO2_IO[9] | 4.15 | | SPI3_SIN | 4.8 | | 42 NC 5.9 41 TPM3_EXTCLK | 4.11 | | UART7_RX | 4.6 | | 12C7_SCL | 4.9 | | | | | 44 NC 5.9 43 V_SOM | 5.1 | | SAI1_RX_DATA[0] | 4.1.2 | | SAI1_MCLK | 4.1.2 | | SPI1_SOUT | 4.8 | | 46 NC 5.9 45 UART2_DSR | 4.6 | | MQS1_RIGHT | 4.1.3 | | GPIO1_IO[14] | 4.15 | | | | | 48 NC 5.9 47 NC | 5.9 | | GPIO2_IO[27] | 4.15 | | CAN2_RX | 4.7 | | 50 NC 5.9 49 TPM6_CH3 | 4.11 | | SPI5_PCS1 | 4.8 | | SAI1_TX_BCLK | 4.1.2 | | UART2_CTS | 4.6 | | SPI1_SIN | 4.8 | | | | | UART1_DSR | 4.6 | | CAN1_RX | 4.7 | | GPI01_I0[12] | 4.15 | | SAI1_TX_DATA[0] | 4.1.2 | | UART2_RTS | 4.6 | | 54 GND 5.1 53 SPI1_SCK | 4.8 | | | 4.64. | | CAN1_TX | 7 | | 56 NC 5.9 55 NC | 5.9 | | 33 NC | 3.3 | | 58 RESERVED 5.8 57 V_SOM | 5.1 | | GPIO2_IO[45] 4.15 GPIO2_IO[19] | 4.15 | | GPIOZ_IO[15] 4.15 SPI5 SIN | 4.8 | | 60 UART3_RX 4.6 59 SPI4_SIN | 4.8 | | | | | TPM6_CH2 | 4.11 | | GPIO2_IO[20] | 4.15 | | 62 NC 5.9 61 SPI5_SOUT | 4.8 | | SPI4_SOUT | 4.8 | | TPM3_CH1 | 4.11 | | GPIO2_IO[21] | 4.15 | | SPI5_SCK | 4.8 | | 64 GND 5.1 63 SPI4_SCK | 4.8 | | TPM4_CH1 | 4.11 | | JTAG_TMS | 4.14 | | 66 PMIC_STBY_REQ 5.3.1 65 GPIO3_IO[29] | 4.15 | | UART5_RTS | 4.13 | | | | | JTAG_TDO | 4.14 | | MQS2_RIGHT | 4.1.3 | | 68 PMIC_ON_REQ 5.3.1 67 CAN2_RX | 4.7 | | GPIO3_IO[31] | 4.15 | | UART5_TX | 4.6 | | 70 NC 5.9 69 V_SOM | 5.1 | | | | | | | | | | JTAG_TDI | 4.14 | |-----|--------------|------|---|-----|-----------------|-------| | | UART2_TX | 4.6 | | | MQS2_LEFT | 4.1.3 | | 72 | UART1_RTS | 4.6 | | 71 | CAN2 TX | 4.7 | | / 2 | | 4.8 | | , _ | GPIO3 IO[28] | 4.15 | | | SPI2_SCK | 4.0 | | | | | | | | | | | UART5_RX | 4.6 | | | UART1 TX | 4.6 | | | JTAG_TCLK | 4.14 | | 74 | _ | 4.8 | | 73 | GPIO3_IO[30] | 4.15 | | | SPI2_PCS0 | 4.0 | | | UART5_CTS | 4.6 | | | UART1 RX | 4.6 | | | | | | | SPI2_SIN | 4.8 | | | | | | 76 | TPM1_CH0 | 4.11 | | 75 | RESERVED | 5.8 | | | _ | | | | | | | | GPIO1_IO[4] | 4.15 | | | | | | 78 | GND | 5.1 | | 77 | NC | | | | | | | | GPIO2_IO[22] | 4.15 | | | | | | | SPDIF1 IN | 4.1.1 | | 80 | RESERVED | 5.8 | | 79 | TPM5 CH1 | 4.11 | | 80 | RESERVED | 5.0 | | 75 | _ | 4.11 | | | | | | | TPM6_EXTCLK | | | | | | | | I2C5_SDA | 4.9 | | | | | | | GPIO2_IO[23] | 4.15 | | 0.2 | DECEDI/ED | - 0 | | 04 | SPDIF1_OUT | 4.1.1 | | 82 | RESERVED | 5.8 | | 81 | TPM6_CH1 | 4.11 | | | | | | | I2C5_SCL | 4.9 | | 84 | RESERVED | 5.8 | | 83 | V_SOM | 5.1 | | | | | | | | | | 86 | NC | 5.9 | | 85 | NC | 5.9 | | | | | | | SAI1_TX_SYNC | 4.1.2 | | | | | | | SAI1_TX_DATA[1] | 4.1.2 | | 88 | GND | 5.1 | | 87 | | 4.8 | | | | | | | SPI1_PCS0 | 4.64. | | | | | | | MQS1_LEFT | 1.3 | | | | | | | GPIO2 IO[18] | 4.15 | | | | | | | | | | 90 | ALT_BOOT | 5.5 | | 89 | SPI5_PCS0 | 4.8 | | | _ | | | | SPI4_PCS0 | 4.8 | | | | | | | TPM5_CH2 | 4.11 | | 0.2 | חבכבהעבה | г о | | 01 | GPIO2_IO[28] | 4.15 | | 92 | RESERVED | 5.8 | | 91 | I2C3_SDA | 4.9 | | 94 | GPIO2_IO[29] | 4.15 | | 93 | VCC_RTC | 5.1 | | | I2C3_SCL | 4.9 | | | | | | | GPIO2_IO[16] | 4.15 | | | GPIO2_IO[17] | 4.15 | | 0.0 | UART3_CTS | 4.6 | 1 | 0.5 | UART3_RTS | 4.6 | | 96 | SPI4_PCS2 | 4.8 | | 95 | SPI4_PCS1 | 4.8 | | | UART4_CTS | 4.6 | 1 | | UART4_RTS | 4.6 | | | _ | 4.15 | | | 5/11/14_11/3 | 7.0 | | | GPIO2_IO[7] | | | | | | | | SPI3_PCS1 | 4.8 | | | | | | 98 | SPI7_SCK | 4.8 | | 97 | RESERVED | 5.8 | | | UART6_RTS | 4.6 | 1 | | | | | | I2C7_SCL | 4.9 | | | | | | | GPIO2 IO[13] | 4.15 | 1 | | | | | 100 | TPM4_CH2 | 4.11 | 1 | 99 | RESERVED | 5.8 | | | | | 1 | | | | | | I2C8_SCL | 4.9 | | | | 5.0 | ### Table 55 Connector P2 | Pin# | UCM-iMX91L<br>Signal Name | Ref. | Pin # | UCM-iMX91L<br>Signal Name | Ref. | |------|---------------------------|------|-------|---------------------------|------| | 2 | NC | 5.9 | 1 | NC | 5.9 | | 4 | NC | 5.9 | 3 | NC | 5.9 | | 6 | NC | 5.9 | 5 | NC | 5.9 | | 8 | NC | 5.9 | 7 | NC | 5.9 | | 10 | GND | 5.1 | 9 | V_SOM | 5.1 | | 12 | NC | 5.9 | 11 | NC | 5.9 | | 14 | NC | 5.9 | 13 | NC | 5.9 | | 16 | GND | 5.1 | 15 | NC | 5.9 | | 18 | NC | 5.9 | 17 | NC | 5.9 | | 20 | NC | 5.9 | 19 | V_SOM | 5.1 | |----|---------------------------------------------------------------|-----------------------------------|----|-------------------------------------------------------------------|------------------------------------------| | 22 | GND | 5.1 | 21 | NC | 5.9 | | 24 | NC | 5.9 | 23 | NC | 5.9 | | 26 | NC | 5.9 | 25 | TAMPER0 | 4.13 | | 28 | GND | 5.1 | 27 | TAMPER1 | 4.13 | | H | | | | | _ | | 30 | NC | 5.9 | 29 | V_SOM | 5.1 | | 32 | NC | 5.9 | 31 | NC | 5.9 | | 34 | GND | 5.1 | 33 | NC | 5.9 | | 36 | SD3_CLK<br>FLEXSPI_SCLK<br>GPIO3_IO[20] | 4.4<br>4.5<br>4.15 | 35 | NC | 5.9 | | 38 | SD3_CMD<br>FLEXSPI_SS0<br>GPIO3_IO[21] | 4.4<br>4.5<br>4.15 | 37 | NC | 5.9 | | 40 | GND | 5.1 | 39 | V_SOM | 5.1 | | | | | | ENET2_RD0 | 4.2.2 | | 42 | SD3_DATA0<br>FLEXSPI_DATA[0]<br>GPIO3_IO[22] | 4.4<br>4.5<br>4.15 | 41 | UART4_RX<br>SAI2_TX_DATA[2]<br>GPIO4_IO[24] | 4.6<br>4.1.2<br>4.15 | | 44 | SD3_DATA1<br>FLEXSPI_DATA[1]<br>GPIO3_IO[23] | 4.4<br>4.5<br>4.15 | 43 | ENET2_RD1<br>SPDIF1_IN<br>SAI2_TX_DATA[3]<br>GPIO4_IO[25] | 4.2.2<br>4.1.1<br>4.1.2<br>4.15 | | 46 | GND | 5.1 | 45 | ENET2_RD2<br>UART4_CTS<br>SAI2_MCLK<br>MQS2_RIGHT<br>GPIO4_IO[26] | 4.2.2<br>4.6<br>4.1.2<br>4.1.3<br>4.15 | | 48 | SD3_DATA2<br>FLEXSPI_DATA[2]<br>GPIO3_IO[24] | 4.4<br>4.5<br>4.15 | 47 | ENET2_RD3 SPDIF1_OUT SPDIF1_IN MQS2_LEFT GPIO4_IO[27] | 4.2.2<br>4.1.1<br>4.1.1<br>4.1.3<br>4.15 | | 50 | SD3_DATA3<br>FLEXSPI _DATA[3]<br>GPIO3_IO[25] | 4.4<br>4.5<br>4.15 | 49 | NC NC | 5.9 | | 52 | GPIO2_IO[6]<br>TPM5_CH0<br>SPI7_SOUT<br>UART6_CTS<br>I2C7_SDA | 4.15<br>4.11<br>4.8<br>4.6<br>4.9 | 51 | SD2_RESET<br>GPIO3_IO[7] | 4.4<br>4.15 | | 54 | GND | 5.1 | 53 | ENET2_RX_CTL<br>UART4_DSR<br>SAI2_TX_DATA[0]<br>GPIO4_IO[22] | 4.2.2<br>4.6<br>4.1.2<br>4.15 | | 56 | GPIO2_IO[5]<br>TPM4_CHO<br>SPI7_SIN<br>UART6_RX<br>I2C6_SCL | 4.15<br>4.11<br>4.8<br>4.6<br>4.9 | 55 | ENET2_RXC<br>SAI2_TX_DATA[1]<br>GPIO4_IO[23] | 4.2.2<br>4.1.2<br>4.15 | | 58 | GPIO2_IO[4]<br>TPM3_CH0<br>SPI7_PCS0<br>UART6_TX<br>I2C6_SDA | 4.15<br>4.11<br>4.8<br>4.6<br>4.9 | 57 | V_SOM | 5.1 | | 60 | NC | 5.9 | 59 | ENET2_TD0<br>UART4_TX<br>SAI2_RX_DATA[3]<br>GPIO4_IO[19] | 4.2.2<br>4.6<br>4.1.2<br>4.15 | | 62 | NC | 5.9 | 61 | ENET2_TD1<br>UART4_RTS<br>SAI2_RX_DATA[2]<br>GPIO4_IO[18] | 4.2.2<br>4.6<br>4.1.2<br>4.15 | | 64 | ONOFF | 5.3.1 | 63 | ENET2_TD3<br>SAI2_RX_DATA[0]<br>GPIO4_IO[16] | 4.2.2<br>4.1.2<br>4.15 | | | | | | | ENET2_TD2 | 4.2.2 | |-----|--------------------------------------|---------------|--------------|----------|------------------------|-------| | 66 | POR_B | 5.4 | | 65 | SAI2_RX_DATA[1] | 4.1.2 | | | | | | | GPIO4_IO[17] | 4.15 | | | ENET2_MDC | 4.2.2 | | | ENET2_TX_CTL | 4.2.2 | | 68 | UART4_DCB | 4.6 | | 67 | UART4_DTR | 4.6 | | | SAI2_RX_SYNC | 4.1.2 | | | SAI2_TX_SYNC | 4.1.2 | | | GPIO4_IO[14] | 4.15 | | | GPIO4_IO[20] | 4.15 | | | ENET2_MDIO | 4.2.2<br>4.6 | | | ENET2_TXC | 4.2.2 | | 70 | UART4_RIN<br>SAI2 RX BCLK | 4.1.2 | | 69 | SAI2_TX_BCLK | 4.1.2 | | | GPIO4_IO[15] 4.15 | | GPIO4_IO[21] | 4.15 | | | | 72 | GND | 5.1 | - | 71 | V SOM | 5.1 | | 74 | ETHO_MDIOP | 4.2.1 | | 73 | ETHO MDION | 4.2.1 | | | GPIO2 IO[14] | 4.15 | 1 | | <u> </u> | | | 76 | UART3_TX | 4.6 | | 75 | ETHO_LINK-LED_1000 | 4.2.1 | | | UART4_TX | 4.6 | | | 21110_2111111 225_2000 | | | 78 | ETH0_MDI1P | 4.2.1 | | 77 | NC | 5.9 | | 80 | ETH0_MDI1N | 4.2.1 | | 79 | 79 ETHO_MDI2P | | | 82 | GND | 5.1 | | 81 | ETH0_MDI2N | 4.2.1 | | 84 | ETH0_MDI3P | 4.2.1 | | 83 | ETHO_LED_ACT | 4.2.1 | | 86 | ETHO_LINK-LED_10_100 | 4.2.1 | | 85 | ETH0_MDI3N | 4.2.1 | | 88 | ALT_BOOT_USB | 5.5 | | 87 | V_SOM | 5.1 | | 90 | RESERVED | 5.8 | | 89 | ADC_IN0 | 4.12 | | 92 | SD2_CD<br>ENET1_1588_EVENT0_IN | 4.4<br>4.2.2 | | 91 | ADC IN1 | 4.12 | | | 13C2_SCL<br>GPIO3_IO[0] | 4.10<br>4.15 | | | _ | | | 0.4 | SD2_DATA2 | 4.4 | | 0.2 | ADC ING | 4.42 | | 94 | ENET2_1588_EVENT1_OUT<br>GPIO3_IO[5] | 4.2.2<br>4.15 | | 93 | ADC_IN2 | 4.12 | | | SD2_CLK | 4.4 | | | | | | 96 | ENET1_1588_EVENT0_OUT | 4.2.2 | | 95 | ADC IN3 | 4.12 | | 96 | I3C2_SDA | 4.10 | | 95 | ADC_IN3 | 4.12 | | | GPIO3_IO[1] | 4.15 | | | | | | | SD2 DATA3 | 4.4 | | <u> </u> | SD2_DATA0 | 4.4 | | 98 | MQS2 LEFT | 4.1.3 | | 97 | ENET2_1588_EVENT0_OUT | 4.2.2 | | 30 | GPIO3_IO[6] | 4.15 | | ] | CAN2_TX | 4.7 | | | | | 4 | | GPIO3_IO[3] | 4.15 | | | SD2_CMD | 4.4 | | | SD2_DATA1 | 4.4 | | 100 | ENET2_1588_EVENTO_IN | 4.2.2 | | 99 | ENET2_1588_EVENT1_IN | 4.2.2 | | | I3C2_PUR | 4.10 | | | CAN2_RX | 4.7 | | 1 | GPIO3 IO[2] | 4.15 | I | 1 | GPIO3 IO[4] | 4.15 | # **6.2 Mating Connectors** Table 56 Connector type | | JCM-iMX91L connector | Carrier board (mating) connector P/N | | | | | |--------|---------------------------|--------------------------------------|----------------------------|------------------|--|--| | Ref. | Implementation | Mfg. | P/N | Mating<br>Height | | | | D4 D2 | Hirana DE40C 100DD 0 4VE1 | Hirose | DF40HC(3.0)-100DS-0.4V(51) | 3.0mm | | | | P1, P2 | Hirose DF40C-100DP-0.4V51 | Hirose | DF40C-100DS-0.4V51 | 1.5mm | | | ## 6.3 Mechanical Drawings 3D model and mechanical drawings in DXF format are available at https://www.compulab.com/products/computer-on-modules/ucm-imx91l-nxp-i-mx-91-som-system-on-module/#devres ## 7 OPERATIONAL CHARACTERISTICS ## 7.1 Absolute Maximum Ratings Table 57 Absolute Maximum ratings | Parameter | Min | Max | Unit | |-----------------------------------------|------|-----|------| | Main power supply voltage (V_SOM) | -0.3 | 6.0 | V | | Voltage on any non-power supply pin | -0.5 | 3.6 | V | | Backup battery supply voltage (VCC_RTC) | -0.3 | 3.8 | V | NOTE: Exceeding the absolute maximum ratings may damage the device. ## 7.2 Recommended Operating Conditions **Table 58** Recommended Operating Conditions | Parameter | Min | Тур. | Max | Unit | |-----------------------------------------|------|------|-----|------| | Main power supply voltage (V_SOM) | 3.45 | 3.7 | 5.5 | V | | Backup battery supply voltage (VCC_RTC) | 1.5 | 3.0 | 3.6 | V | ## 7.3 Typical Power Consumption Table 59 OFF Power Consumption | Use case | Use case description | I <sub>SOM</sub> | P <sub>SOM</sub> | |----------|----------------------------|------------------|------------------| | OFF mode | Linux shutdown / power-off | 1mA | | #### Table 60 RTC timekeeping current | Use case | Use case description | I <sub>VCC_RTC</sub> | |----------|---------------------------------------------------------------------------------|----------------------| | RTC only | VCC_RTC (3.0V) is supplied from external coin-cell battery V SOM is not present | | #### 7.4 ESD Performance #### Table 61 ESD Performance | Interface | ESD Performance | | |-------------|------------------------------------------------------------|--| | i.MX91 pins | 2kV Human Body Model (HBM), 500V Charge Device Model (CDM) | | ### 8 APPLICATION NOTES ### 8.1 Carrier Board Design Guidelines - Ensure that all V SOM and GND power pins are connected. - Major power rails V\_SOM and GND must be implemented by planes, rather than traces. Using at least two planes is essential to ensure the system signal quality because the planes provide a current return path for all interface signals. - It is recommended to put several 10/100uF capacitors between V\_SOM and GND near the mating connectors. - Except for a power connection, no other connection is mandatory for UCM-iMX91L operation. All power-up circuitry and all required pullups/pulldowns are available onboard UCM-iMX91L. - If for some reason you decide to place an external pullup or pulldown resistor on a certain signal (for example on the GPIOs), first check the documentation of that signal provided in this manual. Certain signals have on-board pullup/pulldown resistors required for proper initialization. Overriding their values by external components will disable board operation. - You must be familiar with signal interconnection design rules. There are many sensitive groups of signals. For example: - PCIe, Ethernet, USB and more signals must be routed in differential pairs and by a controlled impedance trace. - Audio input must be decoupled from possible sources of carrier board noise. - The following interfaces should meet the differential impedance requirements with manufacturer tolerance of 10%: - USB2.0: DP/DM signals require 90 ohm differential impedance. - All single-ended signals require 50 ohm impedance. - PCIe TX/RX data pairs and PCIe clocks require 85 ohm differential impedance. - Ethernet, MIPI-CSI and MIPI-DSI signals require 100 ohm differential impedance. - Bear in mind that there are components on the bottom side of UCM-iMX91L. It is not recommended to place any components underneath the UCM-iMX91L module. - Refer to the SBEV-UCMIMX91 carrier board reference design schematics. - It is recommended to send the schematics of the custom carrier board to Compulab support team for review. ## 8.2 Carrier Board Troubleshooting - Using grease solvent and a soft brush, clean the contacts of the mating connectors of both the module and the carrier board. Remnants of soldering paste can prevent proper contact. Take care to let the connectors and the module dry entirely before re-applying power – otherwise, corrosion may occur. - Using an oscilloscope, check the voltage levels and quality of the V\_SOM power supply. It should be as specified in section 7.2. Check that there is no excessive ripple or glitches. First, perform the measurements without plugging in the module. Then plug in the module and measure again. Measurement should be performed on the pins of the mating connector. - Using an oscilloscope, verify that the GND pins of the mating connector are indeed at zero voltage level and that there is no ground bouncing. The module must be plugged in during the test. - Create a "minimum system" only power, mating connectors, the module and a serial interface. - Check if the system starts properly. In system larger than the minimum, possible sources of disturbance could be: - Devices improperly driving the local bus - External pullup/pulldown resistors overriding the module on-board values, or any other component creating the same "overriding" effect - Faulty power supply - In order to avoid possible sources of disturbance, it is strongly recommended to start with a minimal system and then to add/activate off-board devices one by one. - Check for the existence of soldering shorts between pins of mating connectors. Even if the signals are not used on the carrier board, shorting them on the connectors can disable the module operation. An initial check can be performed using a microscope. However, if microscope inspection finds nothing, it is advisable to check using an X-ray, because often solder bridges are deep beneath the connector body. Note that solder shorts are the most probable factor to prevent a module from booting. - Check possible signal short circuits due to errors in carrier board PCB design or assembly. - Improper functioning of a customer carrier board can accidentally delete boot-up code from UCM-iMX91L, or even damage the module hardware permanently. Before every new attempt of activation, check that your module is still functional with CompuLab SBEV-UCMIMX91 carrier board. - It is recommended to assemble more than one carrier board for prototyping, in order to ease resolution of problems related to specific board assembly.